FPGA-based data compressor based on prediction by partial matching

Joel Ratsaby, Vadim Sirota

نتاج البحث: فصل من :كتاب / تقرير / مؤتمرمنشور من مؤتمرمراجعة النظراء

1 اقتباس (Scopus)

ملخص

We design and develop a data compression engine on a single FPGA chip that is used as part of a text-classification application. The implementation of the prediction by partial matching algorithm and arithmetic coding data compression is totally in hardware without any software code. Our design implements a dynamic data structure to store the symbol frequency counts up to maximal order of 2. The computation of the tag-interval that encodes the data sequence in arithmetic coding is done in a parallel architecture that achieves a high speedup factor. Even with a relatively slow 50 Mhz clock our hardware engine performs more than 70 times faster than a software-based implementation in C on a CPU running on a 3 Ghz clock.

اللغة الأصليةالإنجليزيّة
عنوان منشور المضيف2012 IEEE 27th Convention of Electrical and Electronics Engineers in Israel, IEEEI 2012
المعرِّفات الرقمية للأشياء
حالة النشرنُشِر - 2012
الحدث2012 IEEE 27th Convention of Electrical and Electronics Engineers in Israel, IEEEI 2012 - Eilat, إسرائيل
المدة: ١٤ نوفمبر ٢٠١٢١٧ نوفمبر ٢٠١٢

سلسلة المنشورات

الاسم2012 IEEE 27th Convention of Electrical and Electronics Engineers in Israel, IEEEI 2012

!!Conference

!!Conference2012 IEEE 27th Convention of Electrical and Electronics Engineers in Israel, IEEEI 2012
الدولة/الإقليمإسرائيل
المدينةEilat
المدة١٤/١١/١٢١٧/١١/١٢

بصمة

أدرس بدقة موضوعات البحث “FPGA-based data compressor based on prediction by partial matching'. فهما يشكلان معًا بصمة فريدة.

قم بذكر هذا